# Project 1 - SystemVerilog FSM A simplified credit card payment controller

September 23, 2019

Arthur Hsueh 21582168 UBC - ELEC 402

# Contents

| 1 | FSM General Description         | 4  |
|---|---------------------------------|----|
| 2 | FSM Design                      | 5  |
| 3 | FSM Testbench Design            | 8  |
| 4 | FSM Block Diagram               | 9  |
| 5 | FSM and Testbench Block Diagram | 9  |
| 6 | FSM state diagram               | 10 |
| 7 |                                 | 11 |
|   | 7.1 First FSM Loop              | 12 |
|   | 7.2 Second FSM Loop             | 13 |
|   | 7.3 Third FSM Loop              | 14 |

# List of Figures

| 1 | The block diagram for credit_card_payment_fsm    | 9 |
|---|--------------------------------------------------|---|
| 2 | The block diagram for credit_card_payment_fsm_tb | 9 |
| 3 | State diagram of the FSM                         | 0 |
|   | Testbenched waveform                             |   |
| 5 | Waveform of the First FSM Loop                   | 2 |
|   | Waveform of the Second FSM Loop                  |   |
|   | Waveform of the Third FSM Loop                   |   |

## 1 FSM General Description

My finite state machine (FSM) is a simplified application of a credit card payment controller. It accepts payment in the form of VISA, MasterCard or AMEX, and includes basic operations that one would see when paying with a credit card.

The state machine moves through the states of card association selection, confirmation of payment, pin processing and processing the actual payment. It also includes state transitions when confirmation of payment, pin processing and actual payment processing fails. As a more unique feature, I added in a fail counter for the pin processing, allowing the state machine to abort processing if the user enters their pin incorrectly too many times.

The FSM assumes a more modular design, and functions as a controller to the whole system. The unique inputs of the FSM are bits that trigger transitions to new states, and the outputs of the FSM are bits that function as enables to other modules.

## 2 FSM Design

The SystemVerilog code for the credit\_card\_payment\_fsm is found in the file credit\_card\_payment\_fsm.sv.

The inputs of the FSM are as follows:

- clk Bit width = 1. The basic clock to drive the always\_ff block of the FSM
- reset Bit width = 1. Synchronous reset for the FSM. We don't an asynchronous reset to prevent payment errors from abrupt resets.
- process\_init Bit width = 1. Triggers the start of the payment process, and initiates movement through the FSM.
- visa\_choice\_in Bit width = 1. An enable indicating the user has chosen to use VISA as payment. Only one of the choice bits should bet set at a time.
- mastercard\_choice\_in Bit width = 1. An enable indicating the user has chosen to use MasterCard as payment. Only one of the choice bits should bet set at a time.
  - amex\_choice\_in Bit width = 1. An enable indicating the user has chosen to use AMEX as payment. Only one of the choice bits should bet set at a time.
  - pymt\_amt\_conf Bit width = 1. A flag indicating that the user has accepted the amount of their purchase
  - $pymt_amt_denied$  Bit width = 1. A flag indicating that the user has denied the amount of their purchase
    - $pin_fail$  Bit width = 1. A flag indicating the user has entered their pin incorrectly
    - pin\_fail Bit width = 1. A flag indicating the user has entered their pin correctly
    - transaction\_fail Bit width = 1. A flag indicating the credit card failed to process
  - $transaction\_success$  Bit width = 1. A flag indicating the credit card was successfully processed

The outputs of the FSM are as follows:

- light\_bit Bit width = 1. Turns a general light on or off, indicating whether or not the process (or FSM) is running. Logic 0 indicates the light is off, an logic 1 indicates the light is on.
- card\_choice Bit width = 2. Indicates to other modules the choice of card. 2'b00 represents no choice, 2'b01 represents VISA, 2'b10 represents MasterCard and 2'b11 represents AMEX.
- pymt\_amt\_print Bit width = 1. Initiates the external processes of printing the payment amount to the user
- pin\_process\_init Bit width = 1. Initiates the external processes of checking the user's pin
- pymt\_process\_init Bit width = 1. Initiates the external handling processes of the credit card payment
  - process\_abort Bit width = 1. Sends a stop signal to all other modules that depend on the FSM

The states of the FSM are all 12 bits wide. There are a total of 14 states, which requires only 4 state bits, but I am using a glitch free method taught in CPEN 311, where the outputs are driven directly by state bits. So, there are an additional 7 bits to drive outputs and 1 additional bit as a placeholder for future additional bits. The states are as follows:

- idle The process is idle and not processing any payments. The next state is triggered by the 'process\_init' enable. Here, the light is turned off
- init\_process The payment process has been initiated, and the light is turned on. The next state is triggered by the next clock
- wait\_credit\_choice The process waits for the user's choice in credit card. There are 3 possible next states, which are triggered by the 'choice' bits inputs.
  - choice\_visa The FSM has taken in a high 'visa\_choice\_in' bit, meaning the user has chosen VISA as payment. The 'card\_choice' bits are outputted accordingly. The next state is triggered by the next clock.
- choice\_mastercard The FSM has taken in a high 'mastercard\_choice\_in' bit, meaning the user has chosen MasterCard as payment. The 'card\_choice' bits are outputted accordingly. The next state is triggered by the next clock.
  - choice\_amex The FSM has taken in a high 'amex\_choice\_in' bit, meaning the user has chosen AMEX as payment. The 'card\_choice' bits are outputted accordingly. The next state is triggered by the next clock.
- init\_amount\_confirm The 'pymt\_amt\_print' bit is outputted logic 1 to initiate the process of informing the user of the amount they are charged. The next state is triggered by the next clock.

- wait\_amount\_confirm Waits for confirmation from user. If the amount is confirmed ('pymt\_amt\_conf is logic 1), the next states of pin input are processed. If the amount is denied ('pymt\_amt\_denied is logic 1), the payment fails, and the FSM moves to a failed finish state.
  - init\_pin\_process The 'pin\_process\_init' bit is outputted logic 1 to initiate the process of handling the user's pin. The next state is triggered by the next clock.
  - wait\_pin\_process Waits for the user to input their pin. If the pin is input correctly ('pin\_success' is logic 1), the FSM moves to the payment handling states. If the pin is input incorrectly ('pin\_fail' is logic 1), an internal counter, 'fail\_counter' is incremented and the pin process is re-initiated. The fail counter allows the user to incorrectly input their pin 3 times before the payment process fails.
- init\_payment\_handle The 'pymt\_process\_init' is outputted logic 1 to initiate the actual payment handling of the credit card. The next state is triggered by the next clock.
- wait\_payment\_handle Waits for confirmation of credit card handling. If the transaction fails ('transaction\_fail' is logic 1), the FSM moves to a failed finish state. If the transaction is successful ('transaction\_success' is logic 1), the FSM moves to successful finish state.
  - payment\_success This is this successful finish state. This state can only be reached if all previous processes have successfully completed. The fail counter is reset to zero, and the FSM moves to the 'idle' state.
    - payment\_fail This is the failed finish state. This state is a separate finish state, because the 'process\_abort' bit is outputted logic one to notify all other processes to stop. This is needed because this state can be reached from multiple parts of the payment process. The fail counter is reset to zero, and the FSM moves to the 'idle' state.

### 3 FSM Testbench Design

The testbench declares the same inputs and outputs as the fsm as logic variables, each with an appended '\_tb' for distinction, and are attached to an instantiation of the FSM with the name device-under-test (dut). The instantiation is shown below.

```
credit_card_payment_fsm dut(
    .clk
                          (clk_tb),
                          (reset_tb),
    .reset
                          (process_init_tb),
    .process_init
                          (visa_choice_in_tb),
    .visa_choice_in
    .mastercard_choice_in (mastercard_choice_in_tb),
    .amex_choice_in
                          (amex_choice_in_tb),
    .pymt_amt_conf
                          (pymt_amt_conf_tb),
                          (pymt_amt_denied_tb),
    .pymt_amt_denied
    .pin_fail
                          (pin_fail_tb),
                          (pin_success_tb),
    .pin_success
                          (transaction_fail_tb),
    .transaction_fail
                          (transaction_success_tb),
    .transaction_success
    .light_bit
                          (light_bit_tb),
    .card_choice
                          (card_choice_tb),
                          (pymt_amt_print_tb),
    .pymt_amt_print
                          (pin_process_init_tb),
    .pin_process_init
    .pymt_process_init
                          (pymt_process_init_tb),
                          (process_abort_tb)
    .process_abort
);
```

An always block is set up to simulate a clock for the FSM, and its toggles the 'clk\_tb' wire every 10 units of time. The testbench tests 3 different cases of traversing the FSM. The outputs of the FSM are enable bits so verification is assessed by comparing the output of the dut, which has been fed simulated inputs, to expected values. Two important variables within the dut are the 'fail\_counter' and 'state' variables, so those are also tested in the testbench. Wire values are verified using the 'assert' keyword in the testbench.

```
assert (light_bit_tb === 1'b1) else $error("light_bit assert fail");
```

Details of the testbench and its simulated waveform will be discussed in section 7 - FSM Simulation Waveform

## 4 FSM Block Diagram

Below is the block diagram for the state machine.



Figure 1: The block diagram for credit\_card\_payment\_fsm

# 5 FSM and Testbench Block Diagram

Below is the block diagram of the FSM connected to the testbench.



Figure 2: The block diagram for credit\_card\_payment\_fsm\_tb

# 6 FSM state diagram

Below is the state diagram of the FSM.



Figure 3: State diagram of the FSM  $\,$ 

### 7 FSM Simulation Waveform

Below is an image of of the waveform after running the testbench. All logic buses declared in the testbench are added to the waveform. The **fail\_counter** and **state** buses within the 'dut' module are added to verify the state variable and the fail counter for the pin.



Figure 4: Testbenched waveform

As mentioned previously, the testbench tests three different cases of traversing the FSM. The first case tests a successful payment, which is also a successful traversal of the FSM, but with 2 failed pin entries. The second case tests a refused payment, in which the user denies the payment they are presented. The third case tests a failed transaction processing, in which the user accepts the payment and enters their pin correctly, but their card is denied. The three cases are different from each other, but are all in the same testbench, and always begin in the 'idle' state.

#### 7.1 First FSM Loop



Figure 5: Waveform of the First FSM Loop

The simulation of the first FSM loop is within the time range of 0 to 160 picoseconds on the waveform, shown above. This loop simulates the FSM in the following manner:

- 1. The idle state is initiated by asserting 'reset\_tb' for one clock cycle and de-asserting for another cycle.
- 2. On the next clock, 'process\_init\_tb' is asserted for one cycle, moving the FSM into the 'init\_process' state. Another clock moves the FSM into the 'wait\_credit\_choice\_state'. To verify correct FSM state movement, the 'light\_bit\_tb' is checked for output 1'b1.
- 3. The input 'mastercard\_choice\_in\_tb' is asserted to simulate a user choosing to pay with MasterCard, and the FSM moves to the 'choice\_mastercard' state. To verify correct FSM state movement, the output 'card\_choice\_tb' is checked for output 2'b10.
- 4. On the next clock, the FSM moves into the 'init\_amount\_confirm' state, to initialize printing of the payment amount to the user. The verify the correct FSM state movement, the output 'pymt\_amt\_print\_tb' is checked for output 1'b1. The next clock moves the FSM into the 'wait\_amount\_confirm' state.
- 5. On the next clock, 'pymt\_amt\_conf\_tb' is asserted for one clock cycle, simulating user confirmation of the payment amount. This moves the FSM into the 'init\_pin\_process' state. To verify correct FSM state movement, the output 'pin\_process\_init\_tb' is checked for output 1'b1. The next clock moves the FSM into the 'wait\_pin\_input' state.
- 6. The 'pin\_fail\_tb' asserted for 1 clock cycle to simulate a user incorrectly inputting their pin. This is verified on the next clock by checking the internal variable 'dut.fail\_counter'

for a value of 2'b01. This simulation of a failed pin input is repeated again in the next two clock cycles, and the 'dut.fail\_counter' variable is checked again for an incremented value of 2'b10.

- 7. On the next clock, the input 'pin\_success\_tb' is asserted for one clock cycle, simulating correct user pin input. The FSM moves to the 'init\_payment\_handle' state on the next clock, initiating the external payment handling. To verify correct FSM movement, the output 'pymt\_process\_init\_tb' is checked for output 1'b1.
- 8. On the next clock, the FSM moves to the 'wait\_payment\_handle' state. The input 'trans-action\_success\_tb' is then asserted for one clock cycle, moving the FSM into the 'payment\_success' state. This simulates a successful overall transaction.
- 9. On the next clock, the FSM returns to the 'idle' state. To verify correct FSM movement, the internal variable 'dut.fail\_counter' is checked for a reset value of 2'b00.

### 7.2 Second FSM Loop



Figure 6: Waveform of the Second FSM Loop

The simulation of the second FSM loop is within the time range of 160 to 240 picoseconds on the waveform, shown above. This loop simulates the FSM in the following manner:

1. The first portion of the loop is identical to processes 2 to 4 of the first loop, stated in the previous subsection. The main test of this loop is for user denial of payment. After the previous steps, the FSM is in the 'wait\_amount\_confirm' state which waits for user conformation of the payment amount.

- 2. The input 'pymt\_amt\_denied\_tb' is asserted for 1 clock cycle, simulating user denial of payment. This moves the FSM into the 'payment\_fail' state. To verify correct state movement, the output 'pin\_process\_init\_tb' is checked for an output value of 1'b0 (which would be 1'b1 if the user had confirmed the payment amount and the FSM moved to the next state).
- 3. On the next clock cycle, the FSM returns to the 'idle' state. Unlike the first FSM loop, where the FSM movement could be verified with the 'dut.fail\_counter' reset, the counter value did not change whatsoever this loop. Instead FSM movement is verified by checking the internal variable 'dut.state' for a correct value of 12'b000000000000.

### 7.3 Third FSM Loop



Figure 7: Waveform of the Third FSM Loop

The simulation of the second FSM loop is within the time range of 240 to 350 picoseconds on the waveform, shown above. This loop simulates the FSM in the following manner:

- 1. The first portion of the loop is identical to processes 2 to 7 of the first loop, stated in the first loop subsection. The one difference is that there are no pin fails, and instead simulates the user entering their pin correctly on the first try. The main test of this loop is for a failed transaction process. After the previous steps, the FSM is in the 'wait\_payment\_handle' state which waits for user conformation of the payment amount.
- 2. The input 'transaction\_fail\_tb' is assert for 1 clock cycle, simulating a failed credit card processing for the transaction. This moves the FSM into the 'payment\_fail' state. To verify correct state movement, the output 'process\_abort\_tb' is checked for an output value of 1'b1.

3. On the next clock cycle, the FSM returns to the 'idle' state. Unlike the first FSM loop, where the FSM movement could be verified with the 'dut.fail\_counter' reset, the counter value did not change whatsoever this loop. Instead FSM movement is verified by checking the internal variable 'dut.state' for a correct value of 12'b000000000000.